TB5D2H
- Functional Replacements for the Agere BDG1A, BPNGA and BDGLA
- Pin-Equivalent to the General-Trade 26LS31 Device
- 2.0 ns Maximum Propagation Delays
- 0.15 ns Output Skew Typical Between ± Pairs
- Capable of Driving 50-
Loads
- 5.0-V or 3.3-V Supply Operation
- TB5D1M Includes Surge Protection on
Differential Outputs - TB5D2H No Line Loading When VCC = 0
- Third State Output Capability
- -40°C to 85°C Operating Temp Range
- ESD Protection HBM > 3 kV and CDM > 2 kV
- Available in Gull-Wing SOIC (JEDEC MS-013, DW) and SOIC (D) Packages
- APPLICATIONS
- Digital Data or Clock Transmission Over
Balanced Transmission Lines
- Digital Data or Clock Transmission Over
These quad differential drivers are TTL input to pseudo-ECL differential output used for digital data transmission over balanced transmission lines.
The TB5D1M device is a pin and functional replacement for the Agere systems BDG1A and BPNGA quad differential drivers. The TB5D1M has a built-in lightning protection circuit to absorb large transitions on the transmission lines without destroying the device. When the circuit is powered down it loads the transmission line, because of the protection circuit.
The TB5D2H device is a pin and functional replacement for the Agere systems BDG1A and BDGLA quad differential drivers. Upon power down the TB5D2H output circuit appears as an open circuit and does not load the transmission line.
Both drivers feature a 3-state output with a third-state level of less than 0.1 V.
The packaging options available for these quad differential line drivers include a 16-pin SOIC gull-wing (DW) and a 16-pin SOIC (D) package.
Both drivers are characterized for operation from -40°C to 85°C
The logic inputs of this device include internal pull-up
resistors of approximately 40 k that are connected to VCC to ensure a logical high level input if the inputs
are open circuited.
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | TB5D1M, TB5D2H: Quad Differential PECL Drivers datasheet (Rev. C) | 2008/01/18 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
SOIC (D) | 16 | Ultra Librarian |
SOIC (DW) | 16 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치