TFP403
- Supports Pixel Rates Up to 165MHz
(Including 1080p and WUXGA at 60 Hz) - Digital Visual Interface (DVI 1.0)
Specification Compliant(1) - Pin-for-Pin Compatible With TFP501 for
Simple Upgrade Path to HDCP2 - True-Color, 24 Bit/Pixel, 16.7M Colors at
1 or 2-Pixels per Clock - Laser Trimmed (50 Ω) Input Stage for
Optimum Fixed Impedance Matching - Skew Tolerant up to One Pixel Clock Cycle
(High Clock and Data Jitter Tolerance) - 4x Over-Sampling for Reduced Bit-Error Rates and
Better Performance Over Longer Cables - Reduced Power Consumption—1.8-V Core
Operation With 3.3 V I/Os and Supplies3 - Reduced Ground Bounce Using Time Staggered Pixel Outputs
- Lowest Noise and Best Power Dissipation
Using PowerPAD™ Packaging - Advanced Technology Using TI 0.18-µm
EPIC-5™ CMOS Process - Supports Hot Plug Detection
(1) The Digital Visual Interface Specification (DVI) is an industry standard developed by the Digital Display Working Group (DDWG) for high-speed digital connection to digital displays. The TFP403 is compliant with the DVI Specification Rev. 1.0.
2 High-bandwidth digital content protection (HDCP) is the system used for protecting DVI outputs from being copied. The TFP501 is TI’s DVI receiver with HDCP functionality.
3 The TFP403 has an internal voltage regulator that provides the 1.8-V core power supply from the externally supplied 3.3-V supplies.
PanelBus, PowerPAD, and EPIC-5 are trademarks of Texas Instruments.
The Texas Instruments TFP403 is a PanelBus™ flat panel display products, part of a comprehensive family of end-to-end DVI 1.0 compliant solutions. Targeted primarily at desktop LCD monitors and digital projectors, the TFP403 finds applications in any design requiring high-speed digital interface.
The TFP403 supports display resolutions up to 1080p and WUXGA in 24-bit true color pixel format. The TFP403 offers design flexibility to drive one or two pixels per clock, supports TFT or DSTN panels, and provides an option for time staggered pixel outputs for reduced ground bounce.
PowerPAD advanced packaging technology results in best of class power dissipation, footprint, and ultralow ground inductance.
The TFP403 combines PanelBus™ circuit innovation with TIs advanced 0.18-µm EPIC-5™ CMOS process technology, along with PowerPAD™ package technology to achieve a reliable, low-powered, low-noise, high-speed digital interface solution.
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | TI PanelBus | 2011/05/05 | |
* | Errata | TFP101/A, TFP201/A, TFP401/A, TFP403 Data Sheet Errata | 2003/06/27 | |
Application note | TFPxxx FAQ (Rev. A) | 2019/05/02 | ||
Application note | How to Bridge HDMI/DVI to LVDS/OLDI (Rev. C) | 2018/06/07 | ||
Application note | TFP501/TFP403 Reference Design | 2003/03/18 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
HTQFP (PZP) | 100 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치
권장 제품에는 본 TI 제품과 관련된 매개 변수, 평가 모듈 또는 레퍼런스 디자인이 있을 수 있습니다.