TL28L92
- 3.3V to 5V, –40°C to 85°C and 68xxx or 80xxx bus interface
- Dual full-duplex independent asynchronous receiver and transmitters 16 Character FIFOs for each receiver and transmitter
- Pin programming selects 68xxx or 80xxx bus interface
- Programmable data format
- 5 Data to 8 data bits plus parity
- Odd, even, no parity or force parity
- 1 stop, 1.5 stop or 2 stop bits programmable in 1/16-bit increments
- 16-Bit programmable counter and timer
- Programmable baud rate for each receiver and transmitter selectable from:
- 28 Fixed rates: 50Bd to 230.4kBd
- Other baud rates to 1MHz at 16×
- Programmable user-defined rates derived from a programmable counter and timer
- External 1× or 16× Clock
- Parity, framing, and overrun error detection
- False start bit detection
- Line break detection and generation
- Programmable channel mode
- Normal (full-duplex)
- Automatic echo
- Local loopback
- Remote loopback
- Multi-function 7-bit input port (includes IACKN)
- Can serve as clock or control inputs
- Change of state detection on four inputs have typically > 100kΩ pullup resistors
- Change of state detectors for modem control
- Multi-function 8-Bit output port
- Individual bit set and reset capability
- Outputs can be programmed to be status and interrupt signals
- FIFO status for DMA interface
- Versatile interrupt system
- Single interrupt output with eight maskable interrupting conditions
- Output port can be configured to provide a total of up to five separate interrupt outputs that may be wire ORed
- Each FIFO can be programmed for four different interrupt levels
- Watchdog timer for each receiver
- Maximum data transfer rates: 1× – 1Mbits, 16× – 1Mbit/s
- Start-end break interrupt and status
- Detects break which originates in the middle of a character
- On-chip crystal oscillator
- Power down mode
- Receiver time-out mode
- Single 3.3V or 5V power supply
- Meets or exceeds JEDEC 14C ESD requirements
The TL28L92 operates at 3.3V or 5V supply with added features and deeper FIFOs. The configuration on power-up is 16 character receiver, 16 character transmit FIFOs, watchdog timer for each receiver, mode register 0 is added, extended baud rate and overall faster speeds, programmable receiver and transmitter interrupts.
Pin programming allows the device to operate with either the Motorola or Intel bus interface. The bit 3 of the MR0A register allows the device to operate in an 8 byte FIFO mode.
The Texas Instruments TL28L92 Dual Universal Asynchronous Receiver/Transmitter (DUART) is a single-chip CMOS-LSI communications device that provides two full-duplex asynchronous receiver/transmitter channels in a single package. the device interfaces directly with microprocessors, and can be used in a polled or interrupt driven system with modem and DMA interface.
The operating mode and data format of each channel can be programmed independently. Additionally, each receiver and transmitter can select an operating speed as one of 28 fixed baud rates; a 16× clock derived from a programmable counter/timer, or an external 1× or 16× clock. The baud rate generator and counter/timer can operate directly from a crystal or from external clock inputs. The ability to independently program the operating speed of the receiver and transmitter make the DUART particularly attractive for dual-speed channel applications such as clustered terminal systems.
Each receiver and transmitter is buffered by 8 or 16 character FIFOs to minimize the potential of receiver overrun, transmitter underrun, and to reduce interrupt overhead in interrupt driven systems. In addition, a flow control capability is provided via RTS/CTS signaling to disable a remote transmitter when the receiver buffer is full. Also provided on the TL28L92 is a multipurpose 7-bit input port and a multipurpose 8-bit output port. These can be used as general purpose I/O ports or can be assigned specific functions (such as clock inputs or status/interrupt outputs) under program control.
The TL28L92 is available now in 44-pin QFP (FR).
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | TL28L92 3.3V to 5V Dual Universal Asynchronous Receiver and Transmitter datasheet (Rev. C) | PDF | HTML | 2024/04/26 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
QFP (FR) | 44 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치