SN65LVDS301
- FlatLink™3G serial interface technology
- Compatible with FlatLink3G receivers such as SN65LVDS302
- Input supports 24-bit RGB video mode interface
- 24-Bit RGB data, 3 control bits, 1 parity bit and 2 reserved bits transmitted over 1, 2 or 3 differential lines
- SubLVDS differential voltage levels
- Effective data throughput up to 1755 Mbps
- Three operating modes to conserve power
- Active-mode QVGA 17.4 mW (typ)
- Active-mode VGA 28.8 mW (typ)
- Shutdown mode 0.5 µA (typ)
- Standby mode 0.5 µA (typ)
- Bus swap for increased PCB layout flexibility
- 1.8-V supply voltage
- ESD rating > 2 kV (HBM)
- Pixel clock range of 4 MHz–65 MHz
- Failsafe on all CMOS inputs
- Packaging: 80 pin 5mm × 5mm nFBGA
- Very low EMI meets SAE J1752/3 ’M’-spec
The SN65LVDS301 serializer device converts 27 parallel data inputs to 1, 2, or 3 Sub Low-Voltage Differential Signaling (SubLVDS) serial outputs. It loads a shift register with 24 pixel bits and 3 control bits from the parallel CMOS input interface. In addition to the 27 data bits, the device adds a parity bit and two reserved bits into a 30-bit data word. Each word is latched into the device by the pixel clock (PCLK). The parity bit (odd parity) allows a receiver to detect single bit errors. The serial shift register is uploaded at 30, 15, or 10 times the pixel-clock data rate depending on the number of serial links used. A copy of the pixel clock is output on a separate differential output.
FPC cabling typically interconnects the SN65LVDS301 with the display. Compared to parallel signaling, the LVDS301 outputs significantly reduce the EMI of the interconnect by over 20 dB. The electromagnetic emission of the device itself is very low and meets the meets SAE J1752/3 M-spec. (see Figure 6-22)
The SN65LVDS301 is characterized for operation over ambient air temperatures of –40°C to 85°C. All CMOS inputs offer failsafe features to protect them from damage during power-up and to avoid current flow into the device inputs during power-up. An input voltage of up to 2.165 V can be applied to all CMOS inputs while VDD is between 0V and 1.65V.
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | Programmable 27 Bit Display Serial Interface Transmitter datasheet (Rev. E) | 2020年 6月 4日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
TINA-TI — 基於 SPICE 的類比模擬程式
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
NFBGA (ZXH) | 80 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。