Startseite Schnittstelle LVDS-, M-LVDS- und PECL-ICs

TNETE2201B

AKTIV

1,25-Gigabit-Ethernet-Transceiver

Produktdetails

Function SerDes Protocols LVPECL Supply voltage (V) 3.3 Signaling rate (Mbps) 1000 Input signal LVTTL Output signal LVPECL Rating Catalog Operating temperature range (°C) 0 to 70
Function SerDes Protocols LVPECL Supply voltage (V) 3.3 Signaling rate (Mbps) 1000 Input signal LVTTL Output signal LVPECL Rating Catalog Operating temperature range (°C) 0 to 70
HTQFP (PHD) 64 256 mm² 16 x 16 HTQFP (PJD) 64 144 mm² 12 x 12 HTQFP (PJW) 64 166.41 mm² 12.9 x 12.9
  • 1.25 Gigabits Per Second (Gbps) Gigabit Ethernet Transceiver
  • Based on the P802.3Z Specification
  • Transmits Serial Data up to 1.25 Gbps
  • Operates With 3.3-V Supply Voltage
  • 5-V Tolerant on TTL Inputs
  • Interfaces to Electrical Cables/Backplane or Optical Modules
  • PECL Voltage Differential Signaling Load, 1 V Typ With 50
  • Receiver Differential Input Voltage 200 mV Minimum
  • Low Power Consumption
  • 64-Pin Quad Flat Pack With Thermally Enhanced Package

  • 1.25 Gigabits Per Second (Gbps) Gigabit Ethernet Transceiver
  • Based on the P802.3Z Specification
  • Transmits Serial Data up to 1.25 Gbps
  • Operates With 3.3-V Supply Voltage
  • 5-V Tolerant on TTL Inputs
  • Interfaces to Electrical Cables/Backplane or Optical Modules
  • PECL Voltage Differential Signaling Load, 1 V Typ With 50
  • Receiver Differential Input Voltage 200 mV Minimum
  • Low Power Consumption
  • 64-Pin Quad Flat Pack With Thermally Enhanced Package

The TNETE2201B gigabit Ethernet transceiver provides for ultra high-speed bidirectional point-to-point data transmission. This device is based on the timing requirements of the proposed 10-bit interface specification by the P802.3z Gigabit Task Force.

The intended application of this device is to provide building blocks for developing point-to-point baseband data transmission over controlled-impedance media of approximately 50 . The transmission media can be printed-circuit board traces, back planes, cables, or fiber optical media. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The TNETE2201B performs the data serialization and deserialization (SERDES) functions for the gigabit ethernet physical layer interface. The transceiver operates at 1.25 Gbps (typical), providing up to 1000 Mbps of bandwidth over a copper or optical media interface. The serializer/transmitter accepts 8b/10b parallel encoded data bytes. The parallel data bytes are serialized and transmitted differentially nonreturn-to-zero (NRZ) at pseudo-ECL (PECL) voltage levels. The deserializer/receiver extracts clock information from the input serial stream and deserializes the data, outputting a parallel 10-bit data byte. The 10-bit data bytes are output with respect to two receive byte clocks (RBC0, RBC1), allowing a protocol device to clock the parallel bytes in RBC clock rising edges.

The transceiver automatically locks onto incoming data without the need to prelock. However, the transceiver can be commanded to lock to the externally supplied reference clock (REFCLK) as a reset function, if needed.

The TNETE2201B provides an internal loopback capability for self-test purposes. Serial data from the serializer is passed directly to the deserializer allowing the protocol device a functional self-check of the physical interface.

The TNETE2201B is characterized for operation from 0°C to 70°C.

The TNETE2201B gigabit Ethernet transceiver provides for ultra high-speed bidirectional point-to-point data transmission. This device is based on the timing requirements of the proposed 10-bit interface specification by the P802.3z Gigabit Task Force.

The intended application of this device is to provide building blocks for developing point-to-point baseband data transmission over controlled-impedance media of approximately 50 . The transmission media can be printed-circuit board traces, back planes, cables, or fiber optical media. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.

The TNETE2201B performs the data serialization and deserialization (SERDES) functions for the gigabit ethernet physical layer interface. The transceiver operates at 1.25 Gbps (typical), providing up to 1000 Mbps of bandwidth over a copper or optical media interface. The serializer/transmitter accepts 8b/10b parallel encoded data bytes. The parallel data bytes are serialized and transmitted differentially nonreturn-to-zero (NRZ) at pseudo-ECL (PECL) voltage levels. The deserializer/receiver extracts clock information from the input serial stream and deserializes the data, outputting a parallel 10-bit data byte. The 10-bit data bytes are output with respect to two receive byte clocks (RBC0, RBC1), allowing a protocol device to clock the parallel bytes in RBC clock rising edges.

The transceiver automatically locks onto incoming data without the need to prelock. However, the transceiver can be commanded to lock to the externally supplied reference clock (REFCLK) as a reset function, if needed.

The TNETE2201B provides an internal loopback capability for self-test purposes. Serial data from the serializer is passed directly to the deserializer allowing the protocol device a functional self-check of the physical interface.

The TNETE2201B is characterized for operation from 0°C to 70°C.

Herunterladen Video mit Transkript ansehen Video

Technische Dokumentation

star =Von TI ausgewählte Top-Empfehlungen für dieses Produkt
Keine Ergebnisse gefunden. Bitte geben Sie einen anderen Begriff ein und versuchen Sie es erneut.
Alle anzeigen 4
Typ Titel Datum
* Data sheet TNETE2201B: 1.25-Gigabit Ethernet Transceiver datasheet (Rev. D) 09 Aug 2007
White paper HDMP16x6A vs TNETE2201B 25 Jun 2003
Application note Interfacing Between LVPECL, VML, CML and LVDS Levels 17 Dez 2002
Application note Board Layout Adjustments Between the TNETE2201B and TLK2201 13 Mai 2002

Design und Entwicklung

Weitere Bedingungen oder erforderliche Ressourcen enthält gegebenenfalls die Detailseite, die Sie durch Klicken auf einen der unten stehenden Titel erreichen.

Simulationstool

PSPICE-FOR-TI — PSpice® für TI Design-und Simulationstool

PSpice® für TI ist eine Design- und Simulationsumgebung, welche Sie dabei unterstützt, die Funktionalität analoger Schaltungen zu evaluieren. Diese voll ausgestattete Design- und Simulationssuite verwendet eine analoge Analyse-Engine von Cadence®. PSpice für TI ist kostenlos erhältlich und (...)
Simulationstool

TINA-TI — SPICE-basiertes analoges Simulationsprogramm

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Benutzerhandbuch: PDF
Gehäuse Pins CAD-Symbole, Footprints und 3D-Modelle
HTQFP (PHD) 64 Ultra Librarian
HTQFP (PJD) 64 Ultra Librarian
HTQFP (PJW) 64 Ultra Librarian

Bestellen & Qualität

Beinhaltete Information:
  • RoHS
  • REACH
  • Bausteinkennzeichnung
  • Blei-Finish/Ball-Material
  • MSL-Rating / Spitzenrückfluss
  • MTBF-/FIT-Schätzungen
  • Materialinhalt
  • Qualifikationszusammenfassung
  • Kontinuierliches Zuverlässigkeitsmonitoring
Beinhaltete Information:
  • Werksstandort
  • Montagestandort

Support und Schulungen

TI E2E™-Foren mit technischem Support von TI-Ingenieuren

Inhalte werden ohne Gewähr von TI und der Community bereitgestellt. Sie stellen keine Spezifikationen von TI dar. Siehe Nutzungsbedingungen.

Bei Fragen zu den Themen Qualität, Gehäuse oder Bestellung von TI-Produkten siehe TI-Support. ​​​​​​​​​​​​​​

Videos