DS25CP152Q-Q1
- AECQ-100 Grade 3
- DC - 3.125 Gbps Low Jitter, Low Skew, Low Power Operation
- Pin Configurable, Fully Differential, Non-Blocking Architecture
- On-chip 100Ω Input and Output Terminations Minimize Return Losses, Reduce Component Count and Minimize Board Space
- 8 kV ESD on LVDS I/O Pins Protects Adjoining Components
- Small 4 mm x 4 mm WQFN-16 Space Saving Package
The DS25CP152Q is a 3.125 Gbps 2x2 LVDS crosspoint switch optimized for high-speed signal routing and switching over lossy FR-4 printed circuit board backplanes and balanced cables. Fully differential signal paths ensure exceptional signal integrity and noise immunity. The non-blocking architecture allows connections of any input to any output or outputs.
Wide input common mode range allows the switch to accept signals with LVDS, CML and LVPECL levels; the output levels are LVDS. A very small package footprint requires a minimal space on the board while the flow-through pinout allows easy board layout. Each differential input and output is internally terminated with a 100Ω resistor to lower device return losses, reduce component count and further minimize board space.
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | DS25CP152Q Automotive 3.125 Gbps LVDS 2x2 Crosspoint Switch datasheet (Rev. E) | 2013年 4月 14日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
DS25CP102EVK — 3.125 Gbps 2x2 LVDS 交叉點開關評估板
The DS25CP102EVK is an evaluation kit designed for demonstrating performance of the DS25CP102, a 3.125 Gbps 2x2 LVDS Crosspoint Switch with transmit pre-emphasis and receive equalization. The evaluation kit is comprised of the DS25CP102 with its associated input and output SMA connectors and (...)
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
TINA-TI — 基於 SPICE 的類比模擬程式
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
WQFN (RGH) | 16 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。