PCI2050B

現行

PCI 至 PCI 橋

產品詳細資料

Type Bridge Protocols PCIe Applications PCIe Number of channels 2 Speed (max) (Gbpp) 0.066 Supply voltage (V) 3.3, 5 Rating Catalog Operating temperature range (°C) -40 to 85
Type Bridge Protocols PCIe Applications PCIe Number of channels 2 Speed (max) (Gbpp) 0.066 Supply voltage (V) 3.3, 5 Rating Catalog Operating temperature range (°C) -40 to 85
LQFP (PDV) 208 784 mm² 28 x 28 NFBGA (ZWT) 257 256 mm² 16 x 16
  • Two 32-bit, 66-MHz PCI buses
  • 3.3-V core logic with universal PCI interfaces compatible
    with 3.3-V and 5-V PCI signaling environments
  • Internal two-tier arbitration for up to nine secondary
    bus masters and supports an external secondary bus arbiter
  • Ten secondary PCI clock outputs
  • Independent read and write buffers for each direction
  • Burst data transfers with pipeline architecture to maximize
    data throughput in both directions
  • Supports write combing for enhanced data throughput
  • Up to three delayed transactions in both directions
  • Supports the frame-to-frame delay of only four PCI clocks
    from one bus to another
  • Bus locking propagation
  • Predictable latency per PCI Local Bus Specification
  • Architecture configurable for PCI Bus Power Management
    Interface Specification
  • CompactPCI hot-swap functionality
  • Secondary bus is driven low during reset
  • VGA/palette memory and I/O decoding options
  • Advanced submicron, low-power CMOS technology
  • 208-terminal PDV, 208-terminal PPM, or 257-terminal
    MicroStar BGA™ package

  • Two 32-bit, 66-MHz PCI buses
  • 3.3-V core logic with universal PCI interfaces compatible
    with 3.3-V and 5-V PCI signaling environments
  • Internal two-tier arbitration for up to nine secondary
    bus masters and supports an external secondary bus arbiter
  • Ten secondary PCI clock outputs
  • Independent read and write buffers for each direction
  • Burst data transfers with pipeline architecture to maximize
    data throughput in both directions
  • Supports write combing for enhanced data throughput
  • Up to three delayed transactions in both directions
  • Supports the frame-to-frame delay of only four PCI clocks
    from one bus to another
  • Bus locking propagation
  • Predictable latency per PCI Local Bus Specification
  • Architecture configurable for PCI Bus Power Management
    Interface Specification
  • CompactPCI hot-swap functionality
  • Secondary bus is driven low during reset
  • VGA/palette memory and I/O decoding options
  • Advanced submicron, low-power CMOS technology
  • 208-terminal PDV, 208-terminal PPM, or 257-terminal
    MicroStar BGA™ package

The Texas Instruments PCI2050B PCI-to-PCI bridge provides a high performance connection path between two peripheral component interconnect (PCI) buses operating at a maximum bus frequency of 66-MHz. Transactions occur between masters on one and targets on another PCI bus, and the PCI2050B bridge allows bridged transactions to occur concurrently on both buses. The bridge supports burst mode transfers to maximize data throughput, and the two bus traffic paths through the bridge act independently.

The PCI2050B bridge is compliant with the PCI Local Bus Specification, and can be used to overcome the electrical loading limits of 10 devices per PCI bus and one PCI device per extension slot by creating hierarchical buses. The PCI2050B provides two-tier internal arbitration for up to nine secondary bus masters and may be implemented with an external bus arbiter.

The CompactPCI™ hot-swap extended PCI capability makes the PCI2050B bridge an ideal solution for multifunction compact PCI cards and adapting single function cards to hot-swap compliance.

The PCI2050B bridge is compliant with the PCI-to-PCI Bridge Specification (Revision 1.1). The PCI2050B bridge provides compliance for PCI Bus Power Management Interface Specification (Revision 1.1). The PCI2050B bridge has been designed to lead the industry in power conservation and data throughput. An advanced CMOS process achieves low system power consumption while operating at PCI clock rates up to 66-MHz.

The Texas Instruments PCI2050B PCI-to-PCI bridge provides a high performance connection path between two peripheral component interconnect (PCI) buses operating at a maximum bus frequency of 66-MHz. Transactions occur between masters on one and targets on another PCI bus, and the PCI2050B bridge allows bridged transactions to occur concurrently on both buses. The bridge supports burst mode transfers to maximize data throughput, and the two bus traffic paths through the bridge act independently.

The PCI2050B bridge is compliant with the PCI Local Bus Specification, and can be used to overcome the electrical loading limits of 10 devices per PCI bus and one PCI device per extension slot by creating hierarchical buses. The PCI2050B provides two-tier internal arbitration for up to nine secondary bus masters and may be implemented with an external bus arbiter.

The CompactPCI™ hot-swap extended PCI capability makes the PCI2050B bridge an ideal solution for multifunction compact PCI cards and adapting single function cards to hot-swap compliance.

The PCI2050B bridge is compliant with the PCI-to-PCI Bridge Specification (Revision 1.1). The PCI2050B bridge provides compliance for PCI Bus Power Management Interface Specification (Revision 1.1). The PCI2050B bridge has been designed to lead the industry in power conservation and data throughput. An advanced CMOS process achieves low system power consumption while operating at PCI clock rates up to 66-MHz.

下載 觀看有字幕稿的影片 影片

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 5
類型 標題 日期
* Data sheet PCI-to-PCI Bridge, PCI2050B datasheet (Rev. G) 2013年 4月 15日
* Errata PCI2050B Errata (Rev. B) 2009年 4月 9日
* User guide HSSC MicroStar BGA Discontinued and Redesigned 2022年 5月 8日
Application note Comparing the PCI2050B to the PCI2050 2006年 2月 3日
Application note Difference Between the Intel 21150ac/bc and the PCI2050/2050B (Rev. B) 2005年 11月 15日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

模擬型號

PCI2050B IBIS Model

SLLM076.ZIP (15 KB) - IBIS Model
模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
模擬工具

TINA-TI — 基於 SPICE 的類比模擬程式

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
使用指南: PDF
封裝 針腳 CAD 符號、佔位空間與 3D 模型
LQFP (PDV) 208 Ultra Librarian
NFBGA (ZWT) 257 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中持續性的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片