TPS65919-Q1
- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
- Device Temperature Grade 2: –40°C to +105°C Ambient Operating Temperature Range
- Device HBM Classification Level 2
- Device CDM Classification Level C4B
- System Voltage Range from 3.135 V to 5.25 V
- Low-Power Consumption
- 20 µA in Off Mode
- 90 µA in Sleep Mode With Two SMPSs Active
- Four Step-Down Switched-Mode Power Supply (SMPS) Regulators:
- 0.7- to 3.3-V Output Range in 10- or 20-mV Steps
- Two SMPS Regulators With 3.5-A Capability, With the Ability to Combine into 7-A Output in Dual-Phase Configuration, With Differential Remote Sensing (Output and Ground)
- Two Other SMPS Regulators with 3-A and 1.5-A Capabilities
- Dynamic Voltage Scaling (DVS) Control and Output Current Measurement in 3.5-A and 3-A SMPS Regulators
- Hardware and Software Controlled Eco-mode™ Supplying up to 5 mA
- Short-Circuit Protection
- Power-Good Indication (Voltage and Overcurrent Indication)
- Internal Soft-Start for In-Rush Current Limitation
- Ability to Synchronize to External Clock between 1.7 MHz and 2.7 MHz
- Four Low-Dropout (LDO) Linear Regulators:
- 0 .9- to 3.3-V Output Range in 50-mV steps
- Two With 300-mA Capability and Bypass Mode
- One With 100-mA Capability and Capable of Low-Noise Performance up to 50 mA
- One LDO With 200-mA Current Capability
- Short-Circuit Protection
- 12-Bit Sigma-Delta General-Purpose ADC (GPADC) With 8 Input Channels (2 external)
- Thermal Monitoring With High Temperature Warning and Thermal Shutdown
- Power Sequence Control:
- Configurable Power-Up and Power-Down Sequences (OTP)
- Configurable Sequences Between the SLEEP and ACTIVE State Transition (OTP)
- Three Digital Output Signals that can be Included in the Startup Sequence
- Selectable Control Interface:
- One SPI for Resource Configurations and DVS Control
- Two I2C Interfaces.
- One Dedicated for DVS Control
- One General Purpose I2C Interface for Resource Configuration and DVS Control
- OTP Bit-Integrity Error Detection With Options to Proceed or Hold Power-Up Sequence and RESET_OUT Release
- Package Option:
- 7-mm × 7-mm 48-pin With 0.5-mm Pitch
The TPS65919-Q1 PMIC integrates four configurable step-down converters with up to 3.5 A of output current to power the processor core, memory, I/O, and preregulation of LDOs The device is AEC-Q100 qualified. The step-down converters are synchronized to an internal 2.2-MHz clock to improve EMC performance of the device. The GPIO_3 pin allows the step-down converters to synchronize to an external clock, allowing multiple devices to synchronize to the same clock which improves system-level EMC performance. The device also contains four LDOs to power low-current or low-noise domains.
The power-sequence controller uses one-time programmable (OTP) memory to control the power sequences, as well as default configurations such as output voltage and GPIO configurations. The OTP is factory-programmed to allow start-up without any software required. Most static settings can be changed from the default through SPI or I2C to configure the device to meet many different system needs. For example, voltage-scaling registers are used to support dynamic voltage-scaling requirements of processors. The OTP also contains a bit-integrity-error detection feature to stop the power-up sequence if an error is detected, preventing the system from starting in an unknown state.
The TPS65919-Q1 device also includes an analog-to-digital converter (ADC) to monitor the system state. The GPADC includes two external channels to monitor any external voltage, as well as internal channels to measure supply voltage, output current, and die temperature, allowing the processor to monitor the health of the system. The device offers a watchdog to monitor for software lockup, and includes protection and diagnostic mechanisms such as short-circuit protection, thermal monitoring, shutdown, and automatic ADC conversions to detect if a voltage is below a predefined threshold. The PMIC can notify the processor of these events through the interrupt handler, allowing the processor to take action in response.
索取更多資訊
提供功能安全資訊。立即索取
您可能會感興趣的類似產品
引腳對引腳且具備與所比較裝置相同的功能
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | TPS65919-Q1 Power Management Unit (PMU) for Processor datasheet (Rev. A) | PDF | HTML | 2018年 8月 20日 |
Application note | TPS6591x-Q1 Design Checklist (Rev. A) | 2021年 5月 6日 | ||
User guide | TPS65919-Q1 and TPS65917-Q1 User's Guide to Power DRA78x, and TDA3x (Rev. E) | 2019年 3月 13日 | ||
Application note | POR Generation in TPS65903x, TPS65917-Q1, TPS65919-Q1, and TPS65916 Devices (Rev. A) | 2018年 9月 21日 | ||
Application note | TPS65917 Power Estimation Tool (Rev. B) | 2018年 6月 14日 | ||
User guide | TPS65919-Q1 and TPS65917-Q1 User's Guide to Power DRA71x, DRA79x, and TDA2E-17 (Rev. E) | 2018年 5月 7日 | ||
Application note | Guide to Using the GPADC in TPS65903x, TPS65917-Q1, TPS65919-Q1, and TPS65916 de (Rev. A) | 2017年 12月 13日 | ||
Functional safety information | Safety Manual for TPS65919-Q1 Power Management Unit (PMU) | 2017年 8月 18日 | ||
User guide | TPS65919-Q1 Register Map | 2017年 8月 17日 | ||
Application note | Adaptive (Dynamic) Voltage (Frequency) Scaling – Motivation and Implementations | 2014年 3月 28日 |
設計與開發
電源供應解決方案
探索包括 TPS65919-Q1 的解決方案。TI 提供適用於 TI 與非 TI 之系統單晶片 (SoC)、處理器、微控制器、感測器或現場可編程邏輯閘陣列 (FPGA) 的電源供應解決方案。
TPS65917EVM — TPS65917-Q1 電源管理 IC 評估模組
The TPS65917-Q1 device is an integrated power-management integrated circuit (PMIC) for automotive applications. The device provides five configurable step-down converters with up to 3.5A of output current for memory, processor core, input/output (I/O), or pre-regulation of LDOs. (...)
TIDEP-0097 — 採用 Jacinto™ 6 入門級的入門級音響主機參考設計
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
VQFN (RGZ) | 48 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。