SBVA100 December 2022 LP2992 , TPS786 , TPS7A30 , TPS7A3001-EP , TPS7A33 , TPS7A39 , TPS7A4501-SP , TPS7A47 , TPS7A47-Q1 , TPS7A4701-EP , TPS7A49 , TPS7A52 , TPS7A52-Q1 , TPS7A53 , TPS7A53-Q1 , TPS7A53A-Q1 , TPS7A53B , TPS7A54 , TPS7A54-Q1 , TPS7A57 , TPS7A7100 , TPS7A7200 , TPS7A7300 , TPS7A80 , TPS7A8300 , TPS7A83A , TPS7A84 , TPS7A84A , TPS7A85 , TPS7A85A , TPS7A87 , TPS7A89 , TPS7A90 , TPS7A91 , TPS7A92 , TPS7A94 , TPS7A96 , TPS7B7702-Q1 , TPS7H1111-SEP , TPS7H1111-SP , TPS7H1210-SEP
Consider the following system power requirements: VIN = 5 V, VOUT = 4 V, and ILOAD = 2.5 A. The system noise requirement is 0.275 uVRMS, we need the PSRR to be at least 10 dB at 1 MHz, and the additional load regulation can be as high as 40 mV. We select the TPS7A94 LDO to be paralleled to meet the ultra low noise system specification. We enter these system requirements into the system architecture calculator [see reference 5]. As shown in Figure 4-1 we need at least 3 parallel TPS7A94 LDOs to meet these system requirements.
These results do not include PSRR, which must be assessed separately. A review of the TPS7A94 data sheet reveals plenty of margin in the PSRR curves to the system 10 dB requirement at 1 MHz. Thus the PSRR specification will not change the results in Figure 4-1. If desired, a statistical analysis on VLOAD and IOUTn can be completed as discussed in Section 3.