THS8200
- Overall
- Three 11-Bit 205-MSPS Digital-to-Analog Converters (DACs) With Integrated Bi-Level or Tri-Level Sync Insertion
- Support for All ATSC Video Formats (Including 1080P) and PC Graphics Formats (up to UXGA at 75 Hz)
- Input
- Flexible 10-, 15-, 16-, 20-, 24-, or 30-Bit Digital Video Input Interface With Support for YCbCr or RGB Data, Either 4:4:4 or 4:2:2 Sampled
- Video Synchronization by Hsync or Vsync Dedicated Inputs or by Extraction of Embedded SAV and EAV Codes According to ITU-R.BT601 (SDTV) or SMPTE 274M and SMPTE 296M (HDTV)
- Glueless Interface to TI DVI 1.0 (With HDCP) Receivers. Can Receive Video-Over-DVI Formats According to the EIA-861 Specification and Convert to YPbPr or RGB Component Formats With Separate Syncs or Embedded Composite Sync.
- Video Processing
- Programmable Clip/Shift/Multiply Function for Operation With Full-Range or ITU-R.BT601 Video Range Input Data
- Programmable Digital Fine-Gain Controller on Each Analog Output Channel, for Accurate Channel Matching and Programmable White-Balance Control
- Built-In 4:2:2 to 4:4:4 Video Interpolation Filter
- Built-In 2x Oversampling SDTV and HDTV Interpolation Filter for Improved Video Frequency Characteristic
- Fully Programmable Digital Color Space Conversion Circuit
- Fully Programmable Display Timing Generator to Supply All SDTV and HDTV Composite Sync Timing Formats, Progressive and Interlaced
- Fully Programmable Hsync and Vsync Outputs
- Vertical Blanking Interval (VBI) Override or Data Pass-Through for VBI Data Transparency
- Programmable CGMS Data Generation and Insertion
- Output
- Digital
- ITU-R BT.656 Digital Video Output Port
- Analog
- Analog Component Output from Software-Switchable 700-mV or 1.3-V Compliant Output DACs at 37.5-Ω Load
- Programmable Video/Sync Ratio (7:3 or 10:4)
- Programmable Video Pedestal
- Digital
- General
- Built-In Video Color Bar Test Pattern Generator
- Fast Mode I2C Control Interface
- Configurable Master or Slave Timing Mode
- Configuration Modes Allow the Device to Act as a Master Timing Source for Requesting Data From, for Example, the Video Frame Buffer (Master Mode Only Available for PC Graphics Output Modes).
- Alternatively, the Device Can Slave to an External Timing Master.
- DAC and Chip Power-Down Modes
- Low-Power 1.8-V and 3.3-V Operation
- 80-Pin PowerPAD Plastic Quad Flatpack Package With Efficient Heat Dissipation and Small Physical Size
The THS8200 device is a complete video back-end D/A solution for DVD players, personal video recorders and set-top boxes, or any system requiring the conversion of digital component video signals into the analog domain.
The THS8200 device can accept a variety of digital input formats, in 4:4:4 and 4:2:2 formats, over an interface of three, two, or one 10‑bit ports. The device synchronizes to incoming video data either through dedicated Hsync and Vsync inputs or through extraction of the sync information from embedded sync (SAV and EAV) codes inside the video stream. Alternatively, when the THS8200 is configured for generating PC graphics output, the device also provides a master timing mode in which it requests video data from an external (memory) source.
The THS8200 device contains a display timing generator that is completely programmable for all standard and nonstandard video formats up to the maximum supported pixel clock of 205 MSPS. Therefore, the device supports all component video and PC graphics (VESA) formats. A fully programmable 3x3 matrixing operation is included for color space conversion. All video formats, up to the HDTV 1080I and 720P formats, can also be internally 2x oversampled. Oversampling relaxes the need for sharp external analog reconstruction filters behind the DAC and improves the video frequency characteristic.
The output compliance range can be set through external adjustment resistors, and there is a choice of two settings to accommodate both component video or PC graphics (700-mV) and composite video (1.3‑V) outputs without hardware changes. An internal programmable clip/shift/multiply function on the video data assures standards-compliant video output ranges for either full 10-bit or reduced ITU-R.BT601 style video input. To avoid nonlinearities after scaling of the video range, the DACs have 11-bit resolution internally. Furthermore, a bi-level or tri-level sync with programmable amplitude (to support both 700-mV:300-mV and 714-mV:286-mV video:sync ratios) can be inserted either on the green/luma channel only or on all three output channels. This sync insertion is generated from additional current sources in the DACs such that the full DAC resolution remains available for the video range and preserves 100% of the 11-bit dynamic range of the DAC for video data.
The THS8200 optionally supports the pass-through of ancillary data embedded in the input video stream or can insert ancillary data into the 525P analog component output according to the CGMS data specification.
TI 不提供設計支援
此產品沒有 TI 針對新專案提供的持續設計支援,例如新內容或軟體更新。若有提供,您可在產品資料夾中找到相關資訊、軟體與工具。您也可以在 TI E2ETM 支援論壇中搜尋封存的資訊。
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | THS8200 All-Format Oversampled Component Video/PC Graphics D/A System With Three 11-Bit DACs, CGMS Data Insertion datasheet (Rev. E) | PDF | HTML | 2014年 9月 18日 |
Application note | THS8200 PCB Layout Guidelines | 2010年 6月 16日 | ||
Application note | Noise Analysis for High Speed Op Amps (Rev. A) | 2005年 1月 17日 | ||
Application note | High Resolution Video Using the DM642 DSP and the THS8200 Driver (Rev. A) | 2004年 5月 3日 | ||
Application note | Analog Reconstruction Filter for HDTV Using THS8133, THS8134, THS8135, THS8200 | 2001年 9月 14日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
TINA-TI — 基於 SPICE 的類比模擬程式
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
HTQFP (PFP) | 80 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點
建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。