TLK1102E
- Dual-Channel Multi-Rate Operation up to 11.3Gbps
- Two-Wire Serial Interface (with 8 Selectable Device Addresses) or Device Pin Control
- Compensates for up to 30dB Loss on the Receive Side and up to 7dB Loss on the Transmit Side at 5.65GHz
- Adjustable Input Equalization Level
- Adjustable Output De-Emphasis: 0 - 7dB
- Adjustable Input Bandwidth: 4.5 - 11GHz
- Adjustable CML Output Swing: 225 - 1200mVp-p
- Loss of Signal (LOS) Detection
- Output Disable with Selectable Auto-Squelch Function
- Output Polarity Switch
- Excellent High Frequency Input and Output Return Loss
- Surface Mount Small Footprint 4-mm × 4-mm 24-Pin QFN Package
- Single 3.3V Supply
- -40°C to 100°C Operation (Lead Temperature)
- APPLICATIONS
- High-Speed Links In Communication and Data Systems
- Backplane, Daughtercard, and Cable Interconnects for 10GE, 8GFC, 10GFC, 10G SONET, SAS, SATA, and InfiniBand
- QSFP, SFP+, XFP, SAS, SATA, and InfiniBand Active Cable Assemblies
Spectra-Strip, SKEWCLEAR, XCede are registered trademarks of Amphenol Corporation.
SI is a trademark of Park Electrochemical Corporation.
The TLK1102E is a versatile and flexible high-speed dual-channel equalizer for applications in digital high-speed links with data rates up to 11.3Gbps.
The TLK1102E can be configured in many ways through its two-wire serial interface, available through the SDA and the SCL pins, to optimize its performance. The configurable parameters include the output de-emphasis settable from 0 to 7dB, the output differential voltage swing settable from 225 to 1200mVp-p, the input equalization level settable for 0 to 20 meters of 24-AWG twinaxial cable, 0 to 40 inches of FR-4 PCB interconnect, or equivalent interconnect, the input filter bandwidth settable from 4.5 to 11GHz, and the LOS (loss of signal) assert voltage level.
Alternatively, the TLK1102E can be configured using its configuration pins in two modes selectable using the MODE pin. In Pin Control Mode 1, a common setting can be set for the two channels for the output de-emphasis level and the interconnect length using the DE pin and LN0, LN1 pins respectively. In Pin Control Mode 2, those parameters can be set individually for the two channels using DEA, DEB, LNA, and LNB pins. In both modes only a common setting is available for the output voltage swing using the SWG pin. For Pin Control Mode 2 the typical LOS assert and de-assert voltage levels are fixed at 90mVp-p and 150mVp-p respectively with 4.0dB hysteresis.
The outputs can be disabled using the DISA and DISB pins. The DISA/DISB pins and the LOSA/LOSB pins can be connected together to implement an external output squelch function. The TLK1102E implements an internal output squelch function that can be enabled using the two-wire serial interface. In addition, a special fast auto-squelch function can be selected through the two-wire serial interface when needed to support SAS and SATA out-of-band (OOB) signals.
The POLA and POLB pins can be used to reverse the polarity of the OUTA+/OUTA- and OUTB+/OUTB- pins respectively.
The high input signal dynamic range ensures low jitter output signals even when overdriven with input signal swings as high as 1600mVp-p differential. The low-frequency cut-off is low enough to support low-frequency control signals such as SAS and SATA OOB signals. The loss-of-signal detection and output disable functions are carefully designed to meet SAS/SATA OOB signal timing constraints.
技術文件
類型 | 標題 | 日期 | ||
---|---|---|---|---|
* | Data sheet | 11.3-Gbps Dual-Channel Cable and PC Board Equalizer datasheet | 2009年 3月 2日 |
設計與開發
如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。
PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具
TINA-TI — 基於 SPICE 的類比模擬程式
封裝 | 針腳 | CAD 符號、佔位空間與 3D 模型 |
---|---|---|
VQFN (RGE) | 24 | Ultra Librarian |
訂購與品質
- RoHS
- REACH
- 產品標記
- 鉛塗層/球物料
- MSL 等級/回焊峰值
- MTBF/FIT 估算值
- 材料內容
- 認證摘要
- 進行中持續性的可靠性監測
- 晶圓廠位置
- 組裝地點