TPS536C9T
- Input voltage range: 4.5 V to 17 V
- Output voltage range: 0.25 V to 5.5 V
- Dual output supporting N+M phase configurations (N+M ≤ 12, M ≤ 6)
- Native trans-inductor voltage regulator (TLVR) topology support, with L C open and short protection
- Fully compatible with TI smart power stages
- Supports voltage- and current-source Imon power stages, with internal 1 kΩ resistor
- Support for traditional (legacy mode) and limp mode power stage fault identification
- Supports dual side power delivery with 12"+ trace length
- Intel VR14 SVID compliant with PSYS support
- Backward compatible to VR13.HC/VR13.0 SVID
- Automatic NVM fault status logging
- Enhanced D-CAP+ control to provider superior transient performance with excellent dynamic current sharing
- Dynamic phase shedding with programmable thresholds for optimizing efficiency at light and heavy loads
- Configurable with non-volatile memory (NVM) for low external component count
- Individual per-phase IMON calibration, with multi-slope gain calibration to increase system accuracy
- Diode braking with programmable timeout for reduced transient overshoot
- Programmable per-phase valley current limit (OCL)
- PMBus™ v1.3.1 system interface for telemetry of voltage, current, power, temperature, and fault conditions
- Programmable loop compensation through PMBus
- 6.00 mm × 6.00 mm, 48-pin, QFN package
The TPS536C9T is a VR14 SVID compliant step down controller with trans-inductor voltage regulator (TLVR) topology support, two channels, built-in non-volatile memory (NVM), and PMBus™ interface, and is fully compatible with TI smart power stages. Advanced control features such as the D-CAP+ architecture provide fast transient response, low output capacitance, and good dynamic current sharing. Adjustable control of output voltage slew rate and adaptive voltage positioning are natively supported. In addition, the device supports the PMBus communication interface for reporting the telemetry of voltage, current, power, temperature, and fault conditions to the host system. All programmable parameters can be configured through the PMBus interface and can be stored in NVM as the new default values, to minimize the external component count.
추가 정보 요청
NDA에 따라 전체 데이터 시트 및 기타 정보를 이용할 수 있습니다. 지금 요청
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | TPS536C9T Dual-channel (N + M ≤ 12 phase) D-CAP+™, Step-down, Multiphase Controllers with TLVR support, PMBus and VR14 SVID Interfaces datasheet | PDF | HTML | 2023/09/13 |
Application note | Implementation of PSYS Monitor Using TPS25984, TPS25985, or TPS25990 eFuses | PDF | HTML | 2023/11/15 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
FUSION_DIGITAL_POWER_DESIGNER — 디지털 전원 소프트웨어
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
VQFN (RSL) | 48 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치