首頁 介面 I2C & I3C ICs I2C & I3C level shifters, buffers & hubs

P82B96

現行

2 位元雙向 2 至 15-V 熱插拔 400-kHz I2C/SMBus 緩衝器/電纜擴展器

產品詳細資料

Features Buffer Protocols I2C Frequency (max) (MHz) 0.4 VCCA (min) (V) 2 VCCA (max) (V) 15 VCCB (min) (V) 2 VCCB (max) (V) 15 Supply restrictions VCC Single Supply Rating Catalog Operating temperature range (°C) -40 to 85
Features Buffer Protocols I2C Frequency (max) (MHz) 0.4 VCCA (min) (V) 2 VCCA (max) (V) 15 VCCB (min) (V) 2 VCCB (max) (V) 15 Supply restrictions VCC Single Supply Rating Catalog Operating temperature range (°C) -40 to 85
PDIP (P) 8 92.5083 mm² 9.81 x 9.43 SOIC (D) 8 29.4 mm² 4.9 x 6 TSSOP (PW) 8 19.2 mm² 3 x 6.4 VSSOP (DGK) 8 14.7 mm² 3 x 4.9
  • Operating Power-Supply Voltage Range
    of 2 V to 15 V
  • Can Interface Between I2C Buses Operating at
    Different Logic Levels (2 V to 15 V)
  • Longer Cables by allowing bus capacitance of
    400 pF on Main Side (Sx/Sy) and 4000 pF on
    Transmission Side (Tx/Ty)
  • Outputs on the Transmission Side (Tx/Ty) Have
    High Current Sink Capability for Driving Low-
    Impedance or High-Capacitive Buses
  • Interface With Optoelectrical Isolators and Similar
    Devices That Need Unidirectional Input and
    Output Signal Paths by Splitting I2C Bus Signals
    Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry)
    Signals
  • 400-kHz Fast I2C Bus Operation Over at Least
    20 Meters of Wire
  • Latch-Up Performance Exceeds 100 mA Per
    JESD 78, Class II
  • ESD Protection Exceeds JESD 22
  • Operating Power-Supply Voltage Range
    of 2 V to 15 V
  • Can Interface Between I2C Buses Operating at
    Different Logic Levels (2 V to 15 V)
  • Longer Cables by allowing bus capacitance of
    400 pF on Main Side (Sx/Sy) and 4000 pF on
    Transmission Side (Tx/Ty)
  • Outputs on the Transmission Side (Tx/Ty) Have
    High Current Sink Capability for Driving Low-
    Impedance or High-Capacitive Buses
  • Interface With Optoelectrical Isolators and Similar
    Devices That Need Unidirectional Input and
    Output Signal Paths by Splitting I2C Bus Signals
    Into Pairs of Forward (Tx/Ty) and Reverse (Rx/Ry)
    Signals
  • 400-kHz Fast I2C Bus Operation Over at Least
    20 Meters of Wire
  • Latch-Up Performance Exceeds 100 mA Per
    JESD 78, Class II
  • ESD Protection Exceeds JESD 22

The P82B96 device is a bus buffer that supports bidirectional data transfer between an I2C bus and a range of other bus configurations with different voltage and current levels.

One of the advantages of the P82B96 is that it supports longer cables/traces and allows for more devices per I2C bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote I2C nodes are not apparent to other I2C buses (or nodes). The restrictions on the number of I2C devices in a system due to capacitance, or the physical separation between them, are greatly improved.

The device is able to provide galvanic isolation (optocoupling) or use balanced transmission lines (twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be connected directly (without causing bus latching), to provide an bidirectional signal line with I2C properties (open-drain driver). Likewise, the Ty and Ry signals may also be connected together to provide an bidirectional signal line with I2C properties (open-drain driver). This allows for a simple communication design, saving design time and costs.

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I2C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I2C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard I2C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for I2C logic voltage levels of I2C master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all I2C operating modes.

The P82B96 device is a bus buffer that supports bidirectional data transfer between an I2C bus and a range of other bus configurations with different voltage and current levels.

One of the advantages of the P82B96 is that it supports longer cables/traces and allows for more devices per I2C bus because it can isolate bus capacitance such that the total loading (devices and trace lengths) of the new bus or remote I2C nodes are not apparent to other I2C buses (or nodes). The restrictions on the number of I2C devices in a system due to capacitance, or the physical separation between them, are greatly improved.

The device is able to provide galvanic isolation (optocoupling) or use balanced transmission lines (twisted pairs), because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be connected directly (without causing bus latching), to provide an bidirectional signal line with I2C properties (open-drain driver). Likewise, the Ty and Ry signals may also be connected together to provide an bidirectional signal line with I2C properties (open-drain driver). This allows for a simple communication design, saving design time and costs.

Two or more Sx or Sy I/Os must not be connected to each other on the same node. The P82B96 design does not support this configuration. Bidirectional I2C signals do not have a direction control pin so, instead, slightly different logic low-voltage levels are used at Sx/Sy to avoid latching of this buffer. A standard I2C low applied at the Rx/Ry of a P82B96 is propagated to Sx/Sy as a buffered low with a slightly higher voltage level. If this special buffered low is applied to the Sx/Sy of another P82B96, the second P82B96 does not recognize it as a standard I2C bus low and does not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation.

The Sx/Sy side of the P82B96 is intended for I2C logic voltage levels of I2C master and slave devices or Tx/Rx signals of a second P82B96, if required. If Rx and Tx are connected, Sx can function as either the SDA or SCL line. Similarly, if Ry and Ty are connected, Sy can function as either the SDA or SCL line. There are no restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multi-point configuration (multiple P82B96 devices share the same Tx/Rx and Ty/Ry nodes) with the Tx/Rx and Ty/Ry I/O pins on the common bus, and the Sx/Sy side connected to the line-card slave devices.

In any design, the Sx pins of different devices should never be linked, because the resulting system would be very susceptible to induced noise and would not support all I2C operating modes.

下載 觀看有字幕稿的影片 影片

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 8
類型 標題 日期
* Data sheet P82B96 I2C Compatible Dual Bidirectional Bus Buffer datasheet (Rev. C) PDF | HTML 2017年 5月 14日
Application note Understanding Transient Drive Strength vs. DC Drive Strength in Level-Shifters (Rev. A) PDF | HTML 2024年 7月 3日
Design guide I2C Range Extension: I2C with CAN 2019年 1月 7日
Application note Choosing the Correct I2C Device for New Designs PDF | HTML 2016年 9月 7日
Selection guide I2C Infographic Flyer 2015年 12月 3日
Application note Understanding the I2C Bus PDF | HTML 2015年 6月 30日
Application note Maximum Clock Frequency of I2C Bus Using Repeaters 2015年 5月 15日
Application note I2C Bus Pull-Up Resistor Calculation PDF | HTML 2015年 2月 13日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

模擬型號

P82B96 IBIS Model

SCPM008.ZIP (62 KB) - IBIS Model
模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
模擬工具

TINA-TI — 基於 SPICE 的類比模擬程式

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
使用指南: PDF
參考設計

TIDA-00420 — ADC 架構、數位隔離、廣泛輸入、16 通道、AC/DC 二進位輸入參考設計

此參考設計展現具強化型隔離的成本最佳化、可擴充 ADC 架構 AC/DC 二進位輸入模組 (BIM) 架構。10 位元或 12 位元 SAR ADC 的 16 通道,用於感測多個二進位輸入。運算放大器除了維持低每頻道成本外,也可為各輸入提供最佳訊號調節。數位隔離器 (基本型或強化型) 可用於隔離主機 MCU 或處理器。提供可測量溫度,濕度和磁場以進行診斷的設備。具可配置輸出的強化型隔離 DC/DC 電源供應器,可提供二進位模組所需的電源。
Design guide: PDF
電路圖: PDF
參考設計

TIDA-060013 — 適用於 I2C 範圍擴展的參考設計:I2C 至 CAN

This reference design focuses on extending I2C range from on-board to off-board through transmission cables using CAN transceivers and then converting the signal back to I2C. This approach allows for better signal integrity due to the differential signaling of the CAN transceivers. The (...)
Design guide: PDF
電路圖: PDF
參考設計

TIDA-01608 — 具有整合分流電阻器和 I2C 介面的隔離電流感測參考設計

This verified design can accurately measure current on a bus that carries hundreds of volts. This design is targeted for solar and server applications due to their wide high-voltage input range requirements. This design uses the INA260 current shunt monitor with integrated shunt resistor for (...)
Design guide: PDF
電路圖: PDF
封裝 針腳 CAD 符號、佔位空間與 3D 模型
PDIP (P) 8 Ultra Librarian
SOIC (D) 8 Ultra Librarian
TSSOP (PW) 8 Ultra Librarian
VSSOP (DGK) 8 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中持續性的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片