Inicio Interfaz Circuitos integrados LVDS, M-LVDS y PECL

SN65LVCP404

ACTIVO

Interruptor de conexión cruzada LVDS de 4 x 4

Detalles del producto

Function Crosspoint Protocols CML, VML Number of transmitters 4 Number of receivers 4 Supply voltage (V) 3.3 Signaling rate (Mbps) 4250 Input signal CML, VML Output signal VML Rating Catalog Operating temperature range (°C) -40 to 85
Function Crosspoint Protocols CML, VML Number of transmitters 4 Number of receivers 4 Supply voltage (V) 3.3 Signaling rate (Mbps) 4250 Input signal CML, VML Output signal VML Rating Catalog Operating temperature range (°C) -40 to 85
VQFN (RGZ) 48 49 mm² 7 x 7
  • Up to 4.25 Gbps Operation
  • Non-blocking Architecture Allows Each Output to be Connected to Any Input
  • 30 ps of Deterministic Jitter
  • Selectable Transmit Pre-Emphasis Per Lane
  • Selectable Receive Equalization
  • Available Packaging 48 Pin QFN
  • Propagation Delay Times: 500 ps Typical
  • Inputs Electrically Compatible With CML Signal Levels
  • Operates From a Single 3.3-V Supply
  • Ability to 3-STATE ouputs
  • Low Power: 560 mW
  • Integrated Termination Resistors
  • APPLICATIONS
    • Clock Buffering/Clock MUXing
    • Wireless Base Stations
    • High-Speed Network Routing
    • Telecom/Datacom
    • XAUI 802.3ae Protocol Backplane Redundancy

  • Up to 4.25 Gbps Operation
  • Non-blocking Architecture Allows Each Output to be Connected to Any Input
  • 30 ps of Deterministic Jitter
  • Selectable Transmit Pre-Emphasis Per Lane
  • Selectable Receive Equalization
  • Available Packaging 48 Pin QFN
  • Propagation Delay Times: 500 ps Typical
  • Inputs Electrically Compatible With CML Signal Levels
  • Operates From a Single 3.3-V Supply
  • Ability to 3-STATE ouputs
  • Low Power: 560 mW
  • Integrated Termination Resistors
  • APPLICATIONS
    • Clock Buffering/Clock MUXing
    • Wireless Base Stations
    • High-Speed Network Routing
    • Telecom/Datacom
    • XAUI 802.3ae Protocol Backplane Redundancy

The SN65LVCP404 is a 4x4 non-blocking crosspoint switch in a flow-through pin-out allowing for ease in PCB layout. VML signaling is used to achieve a high-speed data throughput while using low power. Each of the output drivers includes a 4:1 multiplexer to allow any input to be routed to any output. Internal signal paths are fully differential to achieve the high signaling speeds while maintaining low signal skews. The SN65LVCP404 incorporates 100- termination resistors for those applications where board space is a premium. Built-in transmit pre-emphasis and receive equalization for superior signal integrity performance.

The SN65LVCP404 is characterized for operation from -40°C to 85°C.

The SN65LVCP404 is a 4x4 non-blocking crosspoint switch in a flow-through pin-out allowing for ease in PCB layout. VML signaling is used to achieve a high-speed data throughput while using low power. Each of the output drivers includes a 4:1 multiplexer to allow any input to be routed to any output. Internal signal paths are fully differential to achieve the high signaling speeds while maintaining low signal skews. The SN65LVCP404 incorporates 100- termination resistors for those applications where board space is a premium. Built-in transmit pre-emphasis and receive equalization for superior signal integrity performance.

The SN65LVCP404 is characterized for operation from -40°C to 85°C.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 1
Tipo Título Fecha
* Data sheet Gigabit 4x4 CROSSPOINT SWITCH datasheet (Rev. B) 27 ene 2009

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Herramienta de simulación

PSPICE-FOR-TI — PSpice® para herramienta de diseño y simulación de TI

PSpice® for TI is a design and simulation environment that helps evaluate functionality of analog circuits. This full-featured, design and simulation suite uses an analog analysis engine from Cadence®. Available at no cost, PSpice for TI includes one of the largest model libraries in the (...)
Herramienta de simulación

TINA-TI — Programa de simulación analógica basado en SPICE

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Guía del usuario: PDF
Encapsulado Pines Símbolos CAD, huellas y modelos 3D
VQFN (RGZ) 48 Ultra Librarian

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Los productos recomendados pueden tener parámetros, módulos de evaluación o diseños de referencia relacionados con este producto de TI.

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos